MIPS处理器列表

这是一个基于MIPS指令集架构的列表,其中包括推出年份、制程大小、频率、裸晶尺寸等基本信息。这些处理器是被 Imagination TechnologiesMIPS科技公司Wave Computing龙芯中科北京君正等其他公司设计出来。这个列表显示了MIPS处理器的基本信息,包括这些处理器在性能,功能和功能上与最新的MIPS Aptiv系列的对比。

MIPS计算系统/MIPS科技公司

MIPS版本 处理器 推出年份 制程
nm
频率
MHz
晶体管
(百万)
裸晶面积 mm² 针脚数 功耗(W) 电压(V) 缓存KiB 特性
一级(单核) 二级 三级
数据 指令
MIPS I R2000 198520008 to 16.670.118064 external64 externalnonenone5 stage pipelines, FPU: 2010;
R3000 1988120020 to 400,1140145432321 MB externalnonesame as R2000; FPU: 3010;Sony PlayStation
MIPS II R6000 199060 to 66externalexternalnonenone32-bit register size, 36-bit physical address, FPU; A 32 bit ECL microprocessor manufactured by a company called Bipolar Integrated Technology (BIT). Production problems with the chip almost killed MIPS Computers and led to it being taken over by SGI. The CMOS R4000 followed hot on the R6000's heels and was cheaper, cooler, and higher performance as well as being 64 bit so the 6000 quickly become a minor footnote in RISC computing history.
MIPS III R4000 19918001001.3521317915588none
R4400 1992600100 to 2502.318617915588none
R4200 1993600801.3811791.8-2.03.3816128 KB to 4 MB externalnonescalar design with a five-stage classic RISC pipeline
R4300i 1995350100 / 133451202.23.3none
R4600 1994640100 / 1332.2771794.651616512 KB externalnone
R4650 1994640133 / 1802.2771794.651616512 KB externalnone
R4640 1995640179none
R4700 1996500100 to 2002.21791616Externalnone
MIPS IV R5000 1996350150 to 2003.784223103.332321 MB externalnone
RM7000 1998250, 180, 130250 to 600189130410, 6, 33.3, 2.5, 1.51616256 KB internal1 MB external
R8000 199470075 to 902.6299591303.316164 MB externalnonesuperscalar, up to 4 instructions per cycle
R10000 1996350, 250150 to 2506.7350599303.33232512 KB – 16 MB externalnone
R12000 1998350, 250270 to 3607.152296002043232512 KB – 16 MB externalnonesingle-chip 4-issue superscalar
R12000A 2000180400none
R14000 20011305007.2204527173232512 KB – 16 MB externalnone
R14000A 2002130600173232none
R16000 2003110700 to 1000206464512 KB – 16 MB externalnone
R16000A 2004110800 to 10006464none
R18000 20011301.21 MBnonewas planned, but not manufactured
MIPS V H1 "Beast" nonewas planned, but not manufactured
H2 "Captain" nonewas planned, but not manufactured
MIPS32 4K 19991801672.5none
4KE 904201.2none
24K 2003130, 65, 40400 (130 nm) 750 (65 nm) 1468 (40 nm)0.830 to 640 to 644–16 MB externalnone
24KE 2003130, 65, 40noneThe MIPS32 24KE Core Family: High-Performance RISC Cores with DSP Enhancements
34K 200690, 65, 40500 (90 nm) 1454 (40 nm)none
74K 20076511102.50 to 640 to 64none
1004K 20086511004.78 to 648 to 64none
1074K 2010401500none
1074Kf 201040noneFloating point
microAptiv 201290, 658 to 648 to 64none
interAptiv 20124 to 644 to 64up to 8 MB internalnone
proAptiv 201232 or 6432 or 64up to 8 MB internalnone
MIPS64 5K1999
20K2000

Imagination Technologies

MIPS Technologies was acquired 17 December 2012, by Imagination Technologies. Since then, the following processors have been introduced by Imagination Technologies.

The Warrior P-Class CPU was announced on 14 October 2013.[1]

The CPU IP cores comprising the MIPS Series5 ‘Warrior’ family are based on MIPS32 release 5 and MIPS64 release 6, and will come in three classes of performance and features:

  • 'Warrior M-class': entry-level MIPS cores for embedded and microcontroller applications, a progression from the popular microAptiv family
  • 'Warrior I-class': mid-range, feature-rich MIPS CPUs following on from the highly efficient interAptiv family. The I6400, with its 64-bit core, was launched September 2014.[2]
  • 'Warrior P-class': high-performance MIPS processors building on the proAptiv family
MIPS version level Processor Year Process (nm) Frequency (GHz) Transistors (billions) Die area (mm2) Pin count Power (W) Voltage (V) D. cache (KB) I. cache (KB) MMU L2 cache L3 cache Features
MIPS32 Release 5 Warrior-P P56002013 ?1.0 to 2.0 ? ? ? ? ?32/6432/64TLbUp to 8 MB externalnoneVZ, MSA
Warrior-M M5100201465/280.1 to 0.497 ?0.04 to 0.77 ?nonenoneFMTnonenoneVZ
Warrior-M M5150201465/280.372/0.576 ?0.89/0.26 ?up to 64up to 64TLBnonenoneVZ
MIPS64 Release 6 Warrior-P P6600201528Up to 2.0 ? ? ? ? ?32/6432/64TLB0.5 - 8 MB externalnoneSMT, VZ
Warrior-I I64002014281.0 ?1/core ? ? ?32/6432/64TLB0.5 - 8 MB externalnoneSMT, VZ
Warrior-M M6200201565/40/28up to 0.750 ?0.19 ?nonenoneFMTnonenone
Warrior-M M6250201565/40/28up to 0.750 ?0.23 ?up to 64up to 64TLBnonenoneXPA
MIPS version level Processor Year Process (nm) Frequency (GHz) Transistors (billions) Die area (mm2) Pin count Power (W) Voltage (V) D. cache (KB) I. cache (KB) MMU L2 cache L3 cache Features


龙芯中科

系列 型號 頻率
MHz
指令集架构
微架構 推出年份 核心數目 製程
nm
晶體管
(百万)
裸晶面积
mm²
功耗
W
電壓
V
缓存KiB 峰值浮点性能
GFLOPS
备注
一级(单核) 二级 三级
数据 指令
Godson 1 266 MIPS-II 32-bit 不適用 2001 1 180 22 71.4 1.0 未知 8 8 不適用 不適用 0.6 [3][4]
FCR_SOC 266 MIPS-II 32-bit 不適用 2007 1 180 未知 未知 未知 未知 8 8 不適用 不適用 0.6 [5][6]
2B 250 MIPS-III 64-bit 不適用 2003 1 180 未知 未知 未知 未知 32 32 不適用 不適用 未知
2C 450 MIPS-III 64-bit 不適用 2004 1 180 13.5 41.5 未知 未知 64 64 不適用 不適用 未知
2E 1000 MIPS-III 64-bit GS464 (r1)(原型) 2006 1 90 47 36 7 1.2 64 64 512 不適用 未知
龍芯1 1A 300 MIPS32 GS232 2010 1 130 22 71.4 1.0 未知 16 16 不適用 不適用 0.6 [7]
1B 266 MIPS32 GS232 2010 1 130 13.3 28 0.6 未知 8 8 不適用 不適用 未知 [8]
1C 300 MIPS32 GS232 2013 1 130 11.1 28.3 0.5 未知 16 16 不適用 不適用 未知 [9]
1C101 8 MIPS32 GS132R 2018 1 130 未知 未知 未知 未知 不適用 不適用 不適用 不適用 未知 [10]
1D 8 MIPS32 GS132 2014 1 130 1 6 3 × 10−5 未知 不適用 不適用 不適用 不適用 未知 [11]
龍芯2 2F 1200 MIPS-III 64-bit GS464 (r1) 2007 1 90 51 43 5 1.2 64 64 512 不適用 3.2 [12]
2G 1000 MIPS64 GS464 (r2) 2012 1 65 未知 未知 未知 1.15 64 64 4096 不適用 未知 [13]
2GP 800 MIPS64 GS464 (r2) 2013 1 65 82 65.7 8 1.15 64 64 1024 不適用 3.2
2I
2H 1000 MIPS64 GS464 (r2) 2012 1 65 152 117 5 1.15 64 64 512 不適用 4
2J0800 800 MIPS64 GS464 (r2) 2013 1 65 未知 未知 8 1.1 64 64 1024 不適用 未知
2J1500 800 MIPS64 GS464E 2016 1 40 未知 未知 8 未知 64 64 1024 不適用 未知
2K1000 1000 MIPS64 Release 2

LoongISA1.0

GS264 2017 2 40 1900 79 5 1.1 32 32 256 × 2 1024 8 [14]
龍芯3 3A1000 1000 MIPS64 Release 2 GS464 (r2) 2009 4 65 425 174.5 10 1.15 64 64 256 × 4 不適用 16 [15]
3B1000 1000 MIPS64 Release 2 GS464v 2010 4+4 65 > 600 未知 20 1.15 64 64 128 × 8 不適用 128 [16]
3B1500 1200–1500 MIPS64 Release 2 GS464v 2012 4+4 32 1140 142.5 30(典型)
60(向量)
1.15–1.35 64 64 128 × 8 8192 150
3A1500-I 800–1000 MIPS64 Release 2

LoongISA1.0

GS464E 2015 4 40 621 202.3 15 1.15–1.25 64 64 256 × 4 4096 16 [17]
3A2000
3B2000
3A3000 1500 MIPS64 Release 2

LoongISA1.0

GS464E 2016 4 28 > 1200 155.78 30 1.15–1.25 64 64 256 × 4 8192 24 [18][19]
3B3000
3A4000 1800-2000 MIPS64 Release 5

LoongISA2.0

GS464V(GS464EV) 2019 4 28 ? ? [email protected]

[email protected]

[email protected]

0.95-1.25 64 64 256 x 4 8192 128
3B4000

北京君正

Ingenic JZ4725

SoCs incorporating the XBurst microarchitecture:[20]

Model Launch Fab (nm) XBurst1 FPU GPU VPU Datasheet Package Notes
version Core clock (MHz) L1 Dcache
[kB]
L1 Icache
[kB]
L2 cache
[kB]
Jz47202005180MIPS32 rev12401616N/AN/AN/AN/AJz4720
Jz4725B2005160360Jz4725
Jz47302005180336Jz4730
Jz47402007180MIPS32 rev1 + SIMD360Jz4740adds RMVB, MPEG-1/2/4 decoding capability up to D-1 resolution thanks to SIMD instruction set
Jz47502009180MIPS32 rev1 + SIMD2360480pJz4750adds TV encoder
Jz47552009160400576PJz4755QFP176second core is for video processing only
Jz47602010130600yesVivante GC200720pJZ4760
JZ4760B
BGA345second core is for video processing only, IEEE754-complient FPU
Jz4770201165MIPS32 rev2 + SIMD21000256yesVivante GC860[21]1080pJZ4770BGA3791080p video decoding unit for h.264, VC-1 and VP8 (a secondary 500 MHz MIPS processor with SIMD extension)
Jz4775[22]65MIPS32 rev2 + SIMD210003232256yesX2D Core720pJZ4775BGA314720p video decoding unit for h.264, VC-1 and VP8 (a secondary 500 MHz MIPS processor with SIMD extension)
Jz4780201240Dual MIPS32 rev2 + SIMD21200[23]32 each32 each512yesPowerVR SGX 5401080pJZ4780BGA390Dual core (SMP) XBurst CPU, 1080p video decoding unit for h.264, VC-1 and VP8 (a secondary 500 MHz MIPS processor with SIMD extension)


其他公司

A number of companies licensed the MIPS architecture and developed their own processors.

MIPS version Licensee Processor Features Year Process (nm) Frequency (MHz) Transistors (millions) Die size (mm2) Pin count Power (W) Voltage (V) D. cache (KB) I. cache (KB) MMU L2 cache L3 cache
MIPS III Sony Computer Entertainment + Toshiba Emotion Engine
MIPS32 Alchemy Semiconductor Au1
Broadcom BMIPS3000
BMIPS4000
BMIPS5000 1300
BCM53001 654003232
BCM1255
MIPS64 SiByte SB1
Broadcom BCM1125H 400-8004w @ 400 MHz3232yes256 KB
BCM1255 Dual-core, DDR2, 4× Gigabit LAN800-120013 W @ 1 GHz3232yes512 KB
Cavium Octeon: CN30xx, CN31xx, CN36xx, CN38xx 2006
Octeon Plus: CN5xxx 2007
Octeon II: CN6xxx 2009
Octeon III: CN7xxx 2012
NEC VR4305
VR4310
NXP Semiconductors  ??
 ??
MIPS version Licensee Processor Features Year Process (nm) Frequency (MHz) Transistors (millions) Die size (mm2) Pin count Power (W) Voltage (V) D. cache (KB) I. cache (KB) MMU L2 cache L3 cache

另见

  • PhysX P1 - A multi-core physics processing unit that contains MIPS cores

参考

  1. . 2013-10-14 [2013-10-28]. (原始内容存档于2014-04-02).
  2. . [2019-11-30]. (原始内容存档于2017-05-12).
  3. . loongson.cn. [2019-05-08]. (原始内容存档于2019-05-08).
  4. . loongson.cn. [2019-05-08]. (原始内容存档于2019-05-08).
  5. . loongson.cn. [2019-05-08]. (原始内容存档于2019-05-08).
  6. . loongson.cn. [2019-05-08]. (原始内容存档于2019-05-08).
  7. . www.loongson.cn. [2019-05-08]. (原始内容存档于2019-05-08).
  8. . www.loongson.cn. [2019-05-08]. (原始内容存档于2019-05-08).
  9. (PDF). (原始内容 (PDF)存档于2020-11-29).
  10. . www.loongson.cn. [2019-05-08]. (原始内容存档于2019-05-08).
  11. . www.loongson.cn. [2019-05-08]. (原始内容存档于2019-05-08).
  12. (PDF). (原始内容 (PDF)存档于2020-11-29).
  13. . [2019-11-30]. (原始内容存档于2016-10-15).
  14. . [2019-11-30]. (原始内容存档于2016-10-22).
  15. . [2019-11-30]. (原始内容存档于2016-11-30).
  16. . [2019-11-30]. (原始内容存档于2011-09-04).
  17. . [2011-12-13]. (原始内容存档于2012-06-03).
  18. Suspected to be called as JZ4774 sometime
  19. JZ4780 Mobile Application Processor Data Sheet
This article is issued from Wikipedia. The text is licensed under Creative Commons - Attribution - Sharealike. Additional terms may apply for the media files.